Global placement is essential for high-quality and efficient circuit placement for complex modern VLSI designs. Recent advancements, such as electrostatics-based analytic placement, have improved scalability and solution quality. This work demonstrates that using an accelerated FFT technique, AccFFT, for electric field computation significantly reduces runtime. Experimental results on standard benchmarks show significant improvements when incorporated into the ePlace-MS and Pplace-MS algorithms, e.g., a 5.78x speedup in FFT computation and a 32% total runtime improvement against ePlace-MS, with 1.0% reduction of scaled half-perimeter wirelength after detailed placement.
翻译:全局布局对于复杂现代超大规模集成电路设计的高质量高效电路布局至关重要。静电学解析布局等最新进展提升了可扩展性与解的质量。本研究表明,在电场计算中使用加速FFT技术AccFFT可显著减少运行时间。在标准基准测试上的实验结果表明,该技术集成至ePlace-MS与Pplace-MS算法后带来显著改进:例如FFT计算实现5.78倍加速,总运行时间较ePlace-MS提升32%,且在详细布局后缩放半周线长仅减少1.0%。